Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/clock/samsung,exynos-audss-clock.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Samsung Exynos SoC Audio SubSystem clock controller maintainers: - Chanwoo Choi <cw00.choi@samsung.com> - Krzysztof Kozlowski <krzk@kernel.org> - Sylwester Nawrocki <s.nawrocki@samsung.com> - Tomasz Figa <tomasz.figa@gmail.com> description: | All available clocks are defined as preprocessor macros in include/dt-bindings/clock/exynos-audss-clk.h header. properties: compatible: enum: - samsung,exynos4210-audss-clock - samsung,exynos5250-audss-clock - samsung,exynos5410-audss-clock - samsung,exynos5420-audss-clock clocks: minItems: 2 items: - description: Fixed rate PLL reference clock, parent of mout_audss. "fin_pll" is used if not specified. - description: Input PLL to the AudioSS block, parent of mout_audss. "fout_epll" is used if not specified. - description: Audio bus clock, parent of mout_i2s. "sclk_audio0" is used if not specified. - description: PCM clock, parent of sclk_pcm. "sclk_pcm0" is used if not specified. - description: External i2s clock, parent of mout_i2s. "cdclk0" is used if not specified. clock-names: minItems: 2 items: - const: pll_ref - const: pll_in - const: sclk_audio - const: sclk_pcm_in - const: cdclk "#clock-cells": const: 1 power-domains: maxItems: 1 reg: maxItems: 1 required: - compatible - clocks - clock-names - "#clock-cells" - reg additionalProperties: false examples: - | clock-controller@3810000 { compatible = "samsung,exynos5250-audss-clock"; reg = <0x03810000 0x0c>; #clock-cells = <1>; clocks = <&clock 1>, <&clock 7>, <&clock 138>, <&clock 160>, <&ext_i2s_clk>; clock-names = "pll_ref", "pll_in", "sclk_audio", "sclk_pcm_in", "cdclk"; }; |