Based on kernel version 6.12.4
. Page generated on 2024-12-12 21:01 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 | # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/clock/mediatek,mt8186-clock.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: MediaTek Functional Clock Controller for MT8186 maintainers: - Chun-Jie Chen <chun-jie.chen@mediatek.com> description: | The clock architecture in MediaTek like below PLLs --> dividers --> muxes --> clock gate The devices provide clock gate control in different IP blocks. properties: compatible: items: - enum: - mediatek,mt8186-imp_iic_wrap - mediatek,mt8186-mfgsys - mediatek,mt8186-wpesys - mediatek,mt8186-imgsys1 - mediatek,mt8186-imgsys2 - mediatek,mt8186-vdecsys - mediatek,mt8186-vencsys - mediatek,mt8186-camsys - mediatek,mt8186-camsys_rawa - mediatek,mt8186-camsys_rawb - mediatek,mt8186-mdpsys - mediatek,mt8186-ipesys reg: maxItems: 1 '#clock-cells': const: 1 required: - compatible - reg additionalProperties: false examples: - | imp_iic_wrap: clock-controller@11017000 { compatible = "mediatek,mt8186-imp_iic_wrap"; reg = <0x11017000 0x1000>; #clock-cells = <1>; }; |