Based on kernel version 6.18. Page generated on 2025-12-02 09:03 EST.
| 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/clock/qcom,ipq5424-apss-clk.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Qualcomm APSS IPQ5424 Clock Controller maintainers: - Varadarajan Narayanan <quic_varada@quicinc.com> description: The CPU core in ipq5424 is clocked by a huayra PLL with RCG support. The RCG and PLL have a separate register space from the GCC. properties: compatible: enum: - qcom,ipq5424-apss-clk reg: maxItems: 1 clocks: items: - description: Reference to the XO clock. - description: Reference to the GPLL0 clock. '#clock-cells': const: 1 '#interconnect-cells': const: 1 required: - compatible - reg - clocks - '#clock-cells' - '#interconnect-cells' additionalProperties: false examples: - | #include <dt-bindings/clock/qcom,ipq5424-gcc.h> apss_clk: clock-controller@fa80000 { compatible = "qcom,ipq5424-apss-clk"; reg = <0x0fa80000 0x20000>; clocks = <&xo_board>, <&gcc GPLL0>; #clock-cells = <1>; #interconnect-cells = <1>; }; |