Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/clock/calxeda.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Calxeda highbank platform Clock Controller description: | This binding covers the Calxeda SoC internal peripheral and bus clocks as used by peripherals. The clocks live inside the "system register" region of the SoC, so are typically presented as children of an "hb-sregs" node. maintainers: - Andre Przywara <andre.przywara@arm.com> properties: "#clock-cells": const: 0 compatible: enum: - calxeda,hb-pll-clock - calxeda,hb-a9periph-clock - calxeda,hb-a9bus-clock - calxeda,hb-emmc-clock reg: maxItems: 1 clocks: maxItems: 1 required: - "#clock-cells" - compatible - clocks - reg additionalProperties: false examples: - | sregs@3fffc000 { compatible = "calxeda,hb-sregs"; reg = <0x3fffc000 0x1000>; clocks { #address-cells = <1>; #size-cells = <0>; osc: oscillator { #clock-cells = <0>; compatible = "fixed-clock"; clock-frequency = <33333000>; }; ddrpll: ddrpll@108 { #clock-cells = <0>; compatible = "calxeda,hb-pll-clock"; clocks = <&osc>; reg = <0x108>; }; a9pll: a9pll@100 { #clock-cells = <0>; compatible = "calxeda,hb-pll-clock"; clocks = <&osc>; reg = <0x100>; }; a9periphclk: a9periphclk@104 { #clock-cells = <0>; compatible = "calxeda,hb-a9periph-clock"; clocks = <&a9pll>; reg = <0x104>; }; }; }; ... |