Based on kernel version 6.17
. Page generated on 2025-10-03 10:03 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/marvell,dove-divider-clock.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Marvell Dove PLL Divider Clock maintainers: - Andrew Lunn <andrew@lunn.ch> - Gregory Clement <gregory.clement@bootlin.com> description: > Marvell Dove has a 2GHz PLL, which feeds into a set of dividers to provide high speed clocks for a number of peripherals. These dividers are part of the PMU, and thus this node should be a child of the PMU node. The following clocks are provided: ID Clock ------------- 0 AXI bus clock 1 GPU clock 2 VMeta clock 3 LCD clock properties: compatible: const: marvell,dove-divider-clock reg: maxItems: 1 '#clock-cells': const: 1 required: - compatible - reg - '#clock-cells' additionalProperties: false examples: - | clock-controller@64 { compatible = "marvell,dove-divider-clock"; reg = <0x0064 0x8>; #clock-cells = <1>; }; |