Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 | # SPDX-License-Identifier: (GPL-2.0+ OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/clock/nvidia,tegra124-car.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: NVIDIA Tegra Clock and Reset Controller maintainers: - Jon Hunter <jonathanh@nvidia.com> - Thierry Reding <thierry.reding@gmail.com> description: | The Clock and Reset (CAR) is the HW module responsible for muxing and gating Tegra's clocks, and setting their rates. It comprises CLKGEN and RSTGEN units. CLKGEN provides the registers to program the PLLs. It controls most of the clock source programming and most of the clock dividers. CLKGEN input signals include the external clock for the reference frequency (12 MHz, 26 MHz) and the external clock for the Real Time Clock (32.768 KHz). Outputs from CLKGEN are inputs clock of the h/w blocks in the Tegra system. RSTGEN provides the registers needed to control resetting of each block in the Tegra system. properties: compatible: enum: - nvidia,tegra124-car - nvidia,tegra132-car reg: maxItems: 1 '#clock-cells': const: 1 "#reset-cells": const: 1 nvidia,external-memory-controller: $ref: /schemas/types.yaml#/definitions/phandle description: phandle of the external memory controller node patternProperties: "^emc-timings-[0-9]+$": type: object properties: nvidia,ram-code: $ref: /schemas/types.yaml#/definitions/uint32 description: value of the RAM_CODE field in the PMC_STRAPPING_OPT_A register that this timing set is used for patternProperties: "^timing-[0-9]+$": type: object properties: clock-frequency: description: external memory clock rate in Hz minimum: 1000000 maximum: 1000000000 nvidia,parent-clock-frequency: $ref: /schemas/types.yaml#/definitions/uint32 description: rate of parent clock in Hz minimum: 1000000 maximum: 1000000000 clocks: items: - description: parent clock of EMC clock-names: items: - const: emc-parent required: - clock-frequency - nvidia,parent-clock-frequency - clocks - clock-names additionalProperties: false additionalProperties: false required: - compatible - reg - '#clock-cells' - "#reset-cells" additionalProperties: false examples: - | #include <dt-bindings/clock/tegra124-car.h> car: clock-controller@60006000 { compatible = "nvidia,tegra124-car"; reg = <0x60006000 0x1000>; #clock-cells = <1>; #reset-cells = <1>; }; |