Based on kernel version 6.13
. Page generated on 2025-01-21 08:20 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/clock/qcom,sar2130p-gcc.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Qualcomm Global Clock & Reset Controller on sar2130p maintainers: - Dmitry Baryshkov <dmitry.baryshkov@linaro.org> description: | Qualcomm global clock control module provides the clocks, resets and power domains on sar2130p. See also: include/dt-bindings/clock/qcom,sar2130p-gcc.h properties: compatible: const: qcom,sar2130p-gcc clocks: items: - description: XO reference clock - description: Sleep clock - description: PCIe 0 pipe clock - description: PCIe 1 pipe clock - description: Primary USB3 PHY wrapper pipe clock protected-clocks: maxItems: 240 power-domains: maxItems: 1 required: - compatible - clocks - '#power-domain-cells' allOf: - $ref: qcom,gcc.yaml# unevaluatedProperties: false examples: - | #include <dt-bindings/clock/qcom,rpmh.h> #include <dt-bindings/power/qcom,rpmhpd.h> gcc: clock-controller@100000 { compatible = "qcom,sar2130p-gcc"; reg = <0x100000 0x1f4200>; clocks = <&rpmhcc RPMH_CXO_CLK>, <&sleep_clk>, <&pcie_0_pipe_clk>, <&pcie_1_pipe_clk>, <&usb_0_ssphy>; power-domains = <&rpmhpd RPMHPD_CX>; #clock-cells = <1>; #reset-cells = <1>; #power-domain-cells = <1>; }; ... |