Documentation / devicetree / bindings / clock / nxp,lpc1850-ccu.yaml


Based on kernel version 6.17. Page generated on 2025-10-03 10:03 EST.

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104
# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
%YAML 1.2
---
$id: http://devicetree.org/schemas/clock/nxp,lpc1850-ccu.yaml#
$schema: http://devicetree.org/meta-schemas/core.yaml#

title: NXP LPC1850 Clock Control Unit (CCU)

description:
  Each CGU base clock has several clock branches which can be turned on
  or off independently by the Clock Control Units CCU1 or CCU2. The
  branch clocks are distributed between CCU1 and CCU2.
 
  Above text taken from NXP LPC1850 User Manual

maintainers:
  - Frank Li <Frank.Li@nxp.com>

properties:
  compatible:
    const: nxp,lpc1850-ccu

  reg:
    maxItems: 1
 
  '#clock-cells':
    const: 1

  clocks:
    minItems: 1
    maxItems: 8

  clock-names:
    minItems: 1
    maxItems: 8
    items:
      enum:
        - base_usb0_clk
        - base_periph_clk
        - base_usb1_clk
        - base_cpu_clk
        - base_spifi_clk
        - base_spi_clk
        - base_apb1_clk
        - base_apb3_clk
        - base_adchs_clk
        - base_sdio_clk
        - base_ssp0_clk
        - base_ssp1_clk
        - base_uart0_clk
        - base_uart1_clk
        - base_uart2_clk
        - base_uart3_clk
        - base_audio_clk
    description:
      Which branch clocks that are available on the CCU depends on the
      specific LPC part. Check the user manual for your specific part.
 
      A list of CCU clocks can be found in dt-bindings/clock/lpc18xx-ccu.h.

required:
  - compatible
  - reg
  - '#clock-cells'
  - clocks
  - clock-names

additionalProperties: false

examples:
  - |
    #include <dt-bindings/clock/lpc18xx-cgu.h>
 
    clock-controller@40051000 {
        compatible = "nxp,lpc1850-ccu";
        reg = <0x40051000 0x1000>;
        #clock-cells = <1>;
        clocks = <&cgu BASE_APB3_CLK>, <&cgu BASE_APB1_CLK>,
                 <&cgu BASE_SPIFI_CLK>, <&cgu BASE_CPU_CLK>,
                 <&cgu BASE_PERIPH_CLK>, <&cgu BASE_USB0_CLK>,
                 <&cgu BASE_USB1_CLK>, <&cgu BASE_SPI_CLK>;
        clock-names = "base_apb3_clk",   "base_apb1_clk",
                      "base_spifi_clk",  "base_cpu_clk",
                      "base_periph_clk", "base_usb0_clk",
                      "base_usb1_clk",   "base_spi_clk";
    };

  - |
    #include <dt-bindings/clock/lpc18xx-cgu.h>
 
    clock-controller@40052000 {
        compatible = "nxp,lpc1850-ccu";
        reg = <0x40052000 0x1000>;
        #clock-cells = <1>;
        clocks = <&cgu BASE_AUDIO_CLK>, <&cgu BASE_UART3_CLK>,
                 <&cgu BASE_UART2_CLK>, <&cgu BASE_UART1_CLK>,
                 <&cgu BASE_UART0_CLK>, <&cgu BASE_SSP1_CLK>,
                 <&cgu BASE_SSP0_CLK>,  <&cgu BASE_SDIO_CLK>;
        clock-names = "base_audio_clk", "base_uart3_clk",
                      "base_uart2_clk", "base_uart1_clk",
                      "base_uart0_clk", "base_ssp1_clk",
                      "base_ssp0_clk",  "base_sdio_clk";
    };