Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 | # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause %YAML 1.2 --- $id: http://devicetree.org/schemas/clock/rockchip,rk3568-cru.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: ROCKCHIP rk3568 Family Clock Control Module maintainers: - Elaine Zhang <zhangqing@rock-chips.com> - Heiko Stuebner <heiko@sntech.de> description: | The RK3568 clock controller generates the clock and also implements a reset controller for SoC peripherals. (examples: provide SCLK_UART1\PCLK_UART1 and SRST_P_UART1\SRST_S_UART1 for UART module) Each clock is assigned an identifier and client nodes can use this identifier to specify the clock which they consume. All available clocks are defined as preprocessor macros in the dt-bindings/clock/rk3568-cru.h headers and can be used in device tree sources. properties: compatible: enum: - rockchip,rk3568-cru - rockchip,rk3568-pmucru reg: maxItems: 1 "#clock-cells": const: 1 "#reset-cells": const: 1 clocks: maxItems: 1 clock-names: const: xin24m rockchip,grf: $ref: /schemas/types.yaml#/definitions/phandle description: Phandle to the syscon managing the "general register files" (GRF), if missing pll rates are not changeable, due to the missing pll lock status. required: - compatible - reg - "#clock-cells" - "#reset-cells" additionalProperties: false examples: # Clock Control Module node: - | pmucru: clock-controller@fdd00000 { compatible = "rockchip,rk3568-pmucru"; reg = <0xfdd00000 0x1000>; #clock-cells = <1>; #reset-cells = <1>; }; - | cru: clock-controller@fdd20000 { compatible = "rockchip,rk3568-cru"; reg = <0xfdd20000 0x1000>; #clock-cells = <1>; #reset-cells = <1>; }; |