Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 | # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause %YAML 1.2 --- $id: http://devicetree.org/schemas/clock/starfive,jh7110-pll.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: StarFive JH7110 PLL Clock Generator description: These PLLs are high speed, low jitter frequency synthesizers in the JH7110. Each PLL works in integer mode or fraction mode, with configuration registers in the sys syscon. So the PLLs node should be a child of SYS-SYSCON node. The formula for calculating frequency is Fvco = Fref * (NI + NF) / M / Q1 maintainers: - Xingyu Wu <xingyu.wu@starfivetech.com> properties: compatible: const: starfive,jh7110-pll clocks: maxItems: 1 description: Main Oscillator (24 MHz) '#clock-cells': const: 1 description: See <dt-bindings/clock/starfive,jh7110-crg.h> for valid indices. required: - compatible - clocks - '#clock-cells' additionalProperties: false examples: - | clock-controller { compatible = "starfive,jh7110-pll"; clocks = <&osc>; #clock-cells = <1>; }; |