Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/pci/xlnx,axi-pcie-host.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Xilinx AXI PCIe Root Port Bridge maintainers: - Thippeswamy Havalige <thippeswamy.havalige@amd.com> allOf: - $ref: /schemas/pci/pci-host-bridge.yaml# properties: compatible: const: xlnx,axi-pcie-host-1.00.a reg: maxItems: 1 interrupts: maxItems: 1 ranges: items: - description: | ranges for the PCI memory regions (I/O space region is not supported by hardware) "#interrupt-cells": const: 1 interrupt-controller: description: identifies the node as an interrupt controller type: object properties: interrupt-controller: true "#address-cells": const: 0 "#interrupt-cells": const: 1 required: - interrupt-controller - "#address-cells" - "#interrupt-cells" additionalProperties: false required: - compatible - reg - ranges - interrupts - interrupt-map - "#interrupt-cells" - interrupt-controller unevaluatedProperties: false examples: - | #include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/interrupt-controller/irq.h> pcie@50000000 { compatible = "xlnx,axi-pcie-host-1.00.a"; reg = <0x50000000 0x1000000>; #address-cells = <3>; #size-cells = <2>; #interrupt-cells = <1>; device_type = "pci"; interrupts = <GIC_SPI 52 IRQ_TYPE_LEVEL_HIGH>; interrupt-map-mask = <0 0 0 7>; interrupt-map = <0 0 0 1 &pcie_intc 1>, <0 0 0 2 &pcie_intc 2>, <0 0 0 3 &pcie_intc 3>, <0 0 0 4 &pcie_intc 4>; ranges = <0x02000000 0 0x60000000 0x60000000 0 0x10000000>; pcie_intc: interrupt-controller { interrupt-controller; #address-cells = <0>; #interrupt-cells = <1>; }; }; |