Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/pci/socionext,uniphier-pcie.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Socionext UniPhier PCIe host controller description: | UniPhier PCIe host controller is based on the Synopsys DesignWare PCI core. It shares common features with the PCIe DesignWare core and inherits common properties defined in Documentation/devicetree/bindings/pci/snps,dw-pcie.yaml. maintainers: - Kunihiko Hayashi <hayashi.kunihiko@socionext.com> allOf: - $ref: /schemas/pci/snps,dw-pcie.yaml# properties: compatible: enum: - socionext,uniphier-pcie reg: minItems: 3 maxItems: 4 reg-names: minItems: 3 items: - const: dbi - const: link - const: config - const: atu clocks: maxItems: 1 resets: maxItems: 1 num-viewport: true num-lanes: true phys: maxItems: 1 phy-names: const: pcie-phy interrupt-controller: type: object additionalProperties: false properties: interrupt-controller: true '#interrupt-cells': const: 1 interrupts: maxItems: 1 required: - compatible - reg - reg-names - clocks - resets unevaluatedProperties: false examples: - | bus { gic: interrupt-controller { interrupt-controller; #interrupt-cells = <3>; }; }; pcie: pcie@66000000 { compatible = "socionext,uniphier-pcie"; reg-names = "dbi", "link", "config"; reg = <0x66000000 0x1000>, <0x66010000 0x10000>, <0x2fff0000 0x10000>; #address-cells = <3>; #size-cells = <2>; clocks = <&sys_clk 24>; resets = <&sys_rst 24>; num-lanes = <1>; num-viewport = <1>; bus-range = <0x0 0xff>; device_type = "pci"; ranges = <0x81000000 0 0x00000000 0x2ffe0000 0 0x00010000>, <0x82000000 0 0x00000000 0x20000000 0 0x0ffe0000>; phy-names = "pcie-phy"; phys = <&pcie_phy>; #interrupt-cells = <1>; interrupt-names = "dma", "msi"; interrupt-parent = <&gic>; interrupts = <0 224 4>, <0 225 4>; interrupt-map-mask = <0 0 0 7>; interrupt-map = <0 0 0 1 &pcie_intc 0>, <0 0 0 2 &pcie_intc 1>, <0 0 0 3 &pcie_intc 2>, <0 0 0 4 &pcie_intc 3>; pcie_intc: interrupt-controller { interrupt-controller; #interrupt-cells = <1>; interrupt-parent = <&gic>; interrupts = <0 226 4>; }; }; |