Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/pinctrl/mediatek,mt8192-pinctrl.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: MediaTek MT8192 Pin Controller maintainers: - Sean Wang <sean.wang@mediatek.com> description: The MediaTek's MT8192 Pin controller is used to control SoC pins. properties: compatible: const: mediatek,mt8192-pinctrl gpio-controller: true '#gpio-cells': description: Number of cells in GPIO specifier. Since the generic GPIO binding is used, the amount of cells must be specified as 2. See the below mentioned gpio binding representation for description of particular cells. const: 2 gpio-ranges: description: GPIO valid number range. maxItems: 1 gpio-line-names: true reg: description: Physical address base for GPIO base registers. There are 11 GPIO physical address base in mt8192. maxItems: 11 reg-names: description: GPIO base register names. maxItems: 11 interrupt-controller: true '#interrupt-cells': const: 2 interrupts: description: The interrupt outputs to sysirq. maxItems: 1 # PIN CONFIGURATION NODES patternProperties: '-pins$': type: object additionalProperties: false patternProperties: '^pins': type: object description: A pinctrl node should contain at least one subnodes representing the pinctrl groups available on the machine. Each subnode will list the pins it needs, and how they should be configured, with regard to muxer configuration, pullups, drive strength, input enable/disable and input schmitt. $ref: pinmux-node.yaml properties: pinmux: description: Integer array, represents gpio pin number and mux setting. Supported pin number and mux varies for different SoCs, and are defined as macros in dt-bindings/pinctrl/<soc>-pinfunc.h directly. drive-strength: description: It can support some arguments, such as MTK_DRIVE_4mA, MTK_DRIVE_6mA, etc. See dt-bindings/pinctrl/mt65xx.h. It can only support 2/4/6/8/10/12/14/16mA in mt8192. enum: [2, 4, 6, 8, 10, 12, 14, 16] drive-strength-microamp: enum: [125, 250, 500, 1000] bias-pull-down: oneOf: - type: boolean description: normal pull down. - enum: [100, 101, 102, 103] description: PUPD/R1/R0 pull down type. See MTK_PUPD_SET_R1R0_ defines in dt-bindings/pinctrl/mt65xx.h. - enum: [200, 201, 202, 203] description: RSEL pull down type. See MTK_PULL_SET_RSEL_ defines in dt-bindings/pinctrl/mt65xx.h. bias-pull-up: oneOf: - type: boolean description: normal pull up. - enum: [100, 101, 102, 103] description: PUPD/R1/R0 pull up type. See MTK_PUPD_SET_R1R0_ defines in dt-bindings/pinctrl/mt65xx.h. - enum: [200, 201, 202, 203] description: RSEL pull up type. See MTK_PULL_SET_RSEL_ defines in dt-bindings/pinctrl/mt65xx.h. bias-disable: true output-high: true output-low: true input-enable: true input-disable: true input-schmitt-enable: true input-schmitt-disable: true required: - pinmux additionalProperties: false allOf: - $ref: pinctrl.yaml# required: - compatible - reg - interrupts - interrupt-controller - '#interrupt-cells' - gpio-controller - '#gpio-cells' - gpio-ranges additionalProperties: false examples: - | #include <dt-bindings/pinctrl/mt8192-pinfunc.h> #include <dt-bindings/interrupt-controller/arm-gic.h> pio: pinctrl@10005000 { compatible = "mediatek,mt8192-pinctrl"; reg = <0x10005000 0x1000>, <0x11c20000 0x1000>, <0x11d10000 0x1000>, <0x11d30000 0x1000>, <0x11d40000 0x1000>, <0x11e20000 0x1000>, <0x11e70000 0x1000>, <0x11ea0000 0x1000>, <0x11f20000 0x1000>, <0x11f30000 0x1000>, <0x1000b000 0x1000>; reg-names = "iocfg0", "iocfg_rm", "iocfg_bm", "iocfg_bl", "iocfg_br", "iocfg_lm", "iocfg_lb", "iocfg_rt", "iocfg_lt", "iocfg_tl", "eint"; gpio-controller; #gpio-cells = <2>; gpio-ranges = <&pio 0 0 220>; interrupt-controller; interrupts = <GIC_SPI 212 IRQ_TYPE_LEVEL_HIGH 0>; #interrupt-cells = <2>; spi1-default-pins { pins-cs-mosi-clk { pinmux = <PINMUX_GPIO157__FUNC_SPI1_A_CSB>, <PINMUX_GPIO159__FUNC_SPI1_A_MO>, <PINMUX_GPIO156__FUNC_SPI1_A_CLK>; bias-disable; }; pins-miso { pinmux = <PINMUX_GPIO158__FUNC_SPI1_A_MI>; bias-pull-down; }; }; }; |