Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/interrupt-controller/brcm,bcm7038-l1-intc.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Broadcom BCM7038-style Level 1 interrupt controller description: > This block is a first level interrupt controller that is typically connected directly to one of the HW INT lines on each CPU. Every BCM7xxx set-top chip since BCM7038 has contained this hardware. Key elements of the hardware design include: - 64, 96, 128, or 160 incoming level IRQ lines - Most onchip peripherals are wired directly to an L1 input - A separate instance of the register set for each CPU, allowing individual peripheral IRQs to be routed to any CPU - Atomic mask/unmask operations - No polarity/level/edge settings - No FIFO or priority encoder logic; software is expected to read all 2-5 status words to determine which IRQs are pending If multiple reg ranges and interrupt-parent entries are present on an SMP system, the driver will allow IRQ SMP affinity to be set up through the /proc/irq/ interface. In the simplest possible configuration, only one reg range and one interrupt-parent is needed. maintainers: - Florian Fainelli <f.fainelli@gmail.com> allOf: - $ref: /schemas/interrupt-controller.yaml# properties: compatible: const: brcm,bcm7038-l1-intc reg: description: > Specifies the base physical address and size of the registers the number of supported IRQs is inferred from the size argument interrupt-controller: true "#interrupt-cells": const: 1 interrupts: description: > Specifies the interrupt line(s) in the interrupt-parent controller node; valid values depend on the type of parent interrupt controller brcm,irq-can-wake: type: boolean description: > If present, this means the L1 controller can be used as a wakeup source for system suspend/resume. brcm,int-fwd-mask: $ref: /schemas/types.yaml#/definitions/uint32-array description: If present, a bit mask to indicate which interrupts have already been configured by the firmware and should be left unmanaged. This should have one 32-bit word per status/set/clear/mask group. required: - compatible - reg - interrupt-controller - "#interrupt-cells" - interrupts additionalProperties: false examples: - | periph_intc: interrupt-controller@1041a400 { compatible = "brcm,bcm7038-l1-intc"; reg = <0x1041a400 0x30>, <0x1041a600 0x30>; interrupt-controller; #interrupt-cells = <1>; interrupt-parent = <&cpu_intc>; interrupts = <2>, <3>; }; |