Based on kernel version 6.17
. Page generated on 2025-10-03 10:04 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/interrupt-controller/andestech,plicsw.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Andes machine-level software interrupt controller description: In the Andes platform such as QiLai SoC, the PLIC module is instantiated a second time with all interrupt sources tied to zero as the software interrupt controller (PLIC_SW). PLIC_SW directly connects to the machine-mode inter-processor interrupt lines of CPUs, so RISC-V per-CPU local interrupt controller is the parent interrupt controller for PLIC_SW. PLIC_SW can generate machine-mode inter-processor interrupts through programming its registers. maintainers: - Ben Zong-You Xie <ben717@andestech.com> properties: compatible: items: - enum: - andestech,qilai-plicsw - const: andestech,plicsw reg: maxItems: 1 interrupts-extended: minItems: 1 maxItems: 15872 description: Specifies which harts are connected to the PLIC_SW. Each item must points to a riscv,cpu-intc node, which has a riscv cpu node as parent. additionalProperties: false required: - compatible - reg - interrupts-extended examples: - | interrupt-controller@400000 { compatible = "andestech,qilai-plicsw", "andestech,plicsw"; reg = <0x400000 0x400000>; interrupts-extended = <&cpu0intc 3>, <&cpu1intc 3>, <&cpu2intc 3>, <&cpu3intc 3>; }; |