Documentation / devicetree / bindings / interrupt-controller / marvell,odmi-controller.yaml


Based on kernel version 6.16. Page generated on 2025-08-06 08:57 EST.

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
# SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause)
%YAML 1.2
---
$id: http://devicetree.org/schemas/interrupt-controller/marvell,odmi-controller.yaml#
$schema: http://devicetree.org/meta-schemas/core.yaml#

title: Marvell ODMI controller

maintainers:
  - Thomas Petazzoni <thomas.petazzoni@free-electrons.com>

description:
  Some Marvell SoCs have an On-Die Message Interrupt (ODMI) controller which can
  be used by on-board peripherals for MSI interrupts.

properties:
  compatible:
    const: marvell,odmi-controller

  reg:
    description: List of register definitions, one for each ODMI frame.

  msi-controller: true

  marvell,odmi-frames:
    description: Number of ODMI frames available. Each frame provides a number of events.
    $ref: /schemas/types.yaml#/definitions/uint32

  marvell,spi-base:
    description: >
      List of GIC base SPI interrupts, one for each ODMI frame. Those SPI
      interrupts are 0-based, i.e. marvell,spi-base = <128> will use SPI #96.
      See Documentation/devicetree/bindings/interrupt-controller/arm,gic.yaml
      for details.
    $ref: /schemas/types.yaml#/definitions/uint32-array

required:
  - compatible
  - reg
  - msi-controller
  - marvell,odmi-frames
  - marvell,spi-base

additionalProperties: false

examples:
  - |
    msi-controller@300000 {
        compatible = "marvell,odmi-controller";
        msi-controller;
        marvell,odmi-frames = <4>;
        reg = <0x300000 0x4000>, <0x304000 0x4000>, <0x308000 0x4000>, <0x30C000 0x4000>;
        marvell,spi-base = <128>, <136>, <144>, <152>;
    };