Based on kernel version 6.15
. Page generated on 2025-05-29 09:09 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/phy/rockchip,rk3588-mipi-dcphy.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Rockchip MIPI D-/C-PHY with Samsung IP block maintainers: - Guochun Huang <hero.huang@rock-chips.com> - Heiko Stuebner <heiko@sntech.de> properties: compatible: enum: - rockchip,rk3576-mipi-dcphy - rockchip,rk3588-mipi-dcphy reg: maxItems: 1 "#phy-cells": const: 1 description: | Argument is mode to operate in. Supported modes are: - PHY_TYPE_DPHY - PHY_TYPE_CPHY See include/dt-bindings/phy/phy.h for constants. clocks: maxItems: 2 clock-names: items: - const: pclk - const: ref resets: maxItems: 4 reset-names: items: - const: m_phy - const: apb - const: grf - const: s_phy rockchip,grf: $ref: /schemas/types.yaml#/definitions/phandle description: Phandle to the syscon managing the 'mipi dcphy general register files'. required: - compatible - reg - clocks - clock-names - resets - reset-names - "#phy-cells" additionalProperties: false examples: - | #include <dt-bindings/clock/rockchip,rk3588-cru.h> #include <dt-bindings/reset/rockchip,rk3588-cru.h> soc { #address-cells = <2>; #size-cells = <2>; phy@feda0000 { compatible = "rockchip,rk3588-mipi-dcphy"; reg = <0x0 0xfeda0000 0x0 0x10000>; clocks = <&cru PCLK_MIPI_DCPHY0>, <&cru CLK_USBDPPHY_MIPIDCPPHY_REF>; clock-names = "pclk", "ref"; resets = <&cru SRST_M_MIPI_DCPHY0>, <&cru SRST_P_MIPI_DCPHY0>, <&cru SRST_P_MIPI_DCPHY0_GRF>, <&cru SRST_S_MIPI_DCPHY0>; reset-names = "m_phy", "apb", "grf", "s_phy"; rockchip,grf = <&mipidcphy0_grf>; #phy-cells = <1>; }; }; |