Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) # Copyright 2022 Unisoc Inc. %YAML 1.2 --- $id: http://devicetree.org/schemas/gpio/sprd,gpio.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Unisoc GPIO controller maintainers: - Orson Zhai <orsonzhai@gmail.com> - Baolin Wang <baolin.wang7@gmail.com> - Chunyan Zhang <zhang.lyra@gmail.com> description: | The controller's registers are organized as sets of sixteen 16-bit registers with each set controlling a bank of up to 16 pins. A single interrupt is shared for all of the banks handled by the controller. properties: compatible: oneOf: - const: sprd,sc9860-gpio - items: - enum: - sprd,ums512-gpio - const: sprd,sc9860-gpio reg: maxItems: 1 gpio-controller: true "#gpio-cells": const: 2 interrupt-controller: true "#interrupt-cells": const: 2 interrupts: maxItems: 1 description: The interrupt shared by all GPIO lines for this controller. required: - compatible - reg - gpio-controller - "#gpio-cells" - interrupt-controller - "#interrupt-cells" - interrupts additionalProperties: false examples: - | #include <dt-bindings/interrupt-controller/arm-gic.h> soc { #address-cells = <2>; #size-cells = <2>; ap_gpio: gpio@40280000 { compatible = "sprd,sc9860-gpio"; reg = <0 0x40280000 0 0x1000>; gpio-controller; #gpio-cells = <2>; interrupt-controller; #interrupt-cells = <2>; interrupts = <GIC_SPI 50 IRQ_TYPE_LEVEL_HIGH>; }; }; ... |