Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/net/fsl,fman-mdio.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Freescale Frame Manager MDIO Device maintainers: - Frank Li <Frank.Li@nxp.com> description: FMan MDIO Node. The MDIO is a bus to which the PHY devices are connected. properties: compatible: enum: - fsl,fman-mdio - fsl,fman-xmdio - fsl,fman-memac-mdio description: Must include "fsl,fman-mdio" for 1 Gb/s MDIO from FMan v2. Must include "fsl,fman-xmdio" for 10 Gb/s MDIO from FMan v2. Must include "fsl,fman-memac-mdio" for 1/10 Gb/s MDIO from FMan v3. reg: maxItems: 1 clocks: items: - description: A reference to the input clock of the controller from which the MDC frequency is derived. interrupts: maxItems: 1 fsl,fman-internal-mdio: $ref: /schemas/types.yaml#/definitions/flag description: Fman has internal MDIO for internal PCS(Physical Coding Sublayer) PHYs and external MDIO for external PHYs. The settings and programming routines for internal/external MDIO are different. Must be included for internal MDIO. fsl,erratum-a009885: $ref: /schemas/types.yaml#/definitions/flag description: Indicates the presence of the A009885 erratum describing that the contents of MDIO_DATA may become corrupt unless it is read within 16 MDC cycles of MDIO_CFG[BSY] being cleared, when performing an MDIO read operation. fsl,erratum-a011043: $ref: /schemas/types.yaml#/definitions/flag description: Indicates the presence of the A011043 erratum describing that the MDIO_CFG[MDIO_RD_ER] bit may be falsely set when reading internal PCS registers. MDIO reads to internal PCS registers may result in having the MDIO_CFG[MDIO_RD_ER] bit set, even when there is no error and read data (MDIO_DATA[MDIO_DATA]) is correct. Software may get false read error when reading internal PCS registers through MDIO. As a workaround, all internal MDIO accesses should ignore the MDIO_CFG[MDIO_RD_ER] bit. For internal PHY device on internal mdio bus, a PHY node should be created. See the definition of the PHY node in booting-without-of.txt for an example of how to define a PHY (Internal PHY has no interrupt line). - For "fsl,fman-mdio" compatible internal mdio bus, the PHY is TBI PHY. - For "fsl,fman-memac-mdio" compatible internal mdio bus, the PHY is PCS PHY. The PCS PHY address should correspond to the value of the appropriate MDEV_PORT. little-endian: $ref: /schemas/types.yaml#/definitions/flag description: IP block is little-endian mode. The default endian mode is big-endian. required: - compatible - reg allOf: - $ref: mdio.yaml# unevaluatedProperties: false examples: - | mdio@f1000 { compatible = "fsl,fman-xmdio"; reg = <0xf1000 0x1000>; interrupts = <101 2 0 0>; }; - | mdio@e3120 { compatible = "fsl,fman-mdio"; reg = <0xe3120 0xee0>; fsl,fman-internal-mdio; #address-cells = <1>; #size-cells = <0>; tbi-phy@8 { reg = <0x8>; device_type = "tbi-phy"; }; }; - | mdio@f1000 { compatible = "fsl,fman-memac-mdio"; reg = <0xf1000 0x1000>; fsl,fman-internal-mdio; #address-cells = <1>; #size-cells = <0>; pcsphy6: ethernet-phy@0 { reg = <0x0>; }; }; |