Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/net/actions,owl-emac.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Actions Semi Owl SoCs Ethernet MAC Controller maintainers: - Cristian Ciocaltea <cristian.ciocaltea@gmail.com> description: | This Ethernet MAC is used on the Owl family of SoCs from Actions Semi. It provides the RMII and SMII interfaces and is compliant with the IEEE 802.3 CSMA/CD standard, supporting both half-duplex and full-duplex operation modes at 10/100 Mb/s data transfer rates. allOf: - $ref: ethernet-controller.yaml# properties: compatible: oneOf: - const: actions,owl-emac - items: - enum: - actions,s500-emac - const: actions,owl-emac reg: maxItems: 1 interrupts: maxItems: 1 clocks: minItems: 2 maxItems: 2 clock-names: additionalItems: false items: - const: eth - const: rmii resets: maxItems: 1 actions,ethcfg: $ref: /schemas/types.yaml#/definitions/phandle description: Phandle to the device containing custom config. mdio: $ref: mdio.yaml# unevaluatedProperties: false required: - compatible - reg - interrupts - clocks - clock-names - resets - phy-mode - phy-handle unevaluatedProperties: false examples: - | #include <dt-bindings/clock/actions,s500-cmu.h> #include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/reset/actions,s500-reset.h> ethernet@b0310000 { compatible = "actions,s500-emac", "actions,owl-emac"; reg = <0xb0310000 0x10000>; interrupts = <GIC_SPI 0 IRQ_TYPE_LEVEL_HIGH>; clocks = <&cmu 59 /*CLK_ETHERNET*/>, <&cmu CLK_RMII_REF>; clock-names = "eth", "rmii"; resets = <&cmu RESET_ETHERNET>; phy-mode = "rmii"; phy-handle = <ð_phy>; mdio { #address-cells = <1>; #size-cells = <0>; eth_phy: ethernet-phy@3 { reg = <0x3>; interrupt-parent = <&sirq>; interrupts = <0 IRQ_TYPE_LEVEL_LOW>; }; }; }; |