Based on kernel version 6.16
. Page generated on 2025-08-06 08:57 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 | # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause %YAML 1.2 --- $id: http://devicetree.org/schemas/mmc/wm,wm8505-sdhc.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: WonderMedia SoC SDHCI Controller maintainers: - Alexey Charkov <alchark@gmail.com> allOf: - $ref: mmc-controller.yaml# properties: compatible: oneOf: - const: wm,wm8505-sdhc - items: - const: wm,wm8650-sdhc - const: wm,wm8505-sdhc - items: - const: wm,wm8750-sdhc - const: wm,wm8505-sdhc - items: - const: wm,wm8850-sdhc - const: wm,wm8505-sdhc reg: maxItems: 1 clocks: maxItems: 1 interrupts: items: - description: SDMMC controller interrupt - description: SDMMC controller DMA interrupt sdon-inverted: type: boolean description: All chips before (not including) WM8505 rev. A2 treated their "clock stop" bit (register offset 0x08 a.k.a. SDMMC_BUSMODE, bit 0x10) as "set 1 to disable SD clock", while all the later versions treated it as "set 0 to disable SD clock". Set this property for later versions of wm,wm8505-sdhc. On wm,wm8650-sdhc and later this property is implied and does not need to be set explicitly required: - compatible - reg - interrupts - clocks unevaluatedProperties: false examples: - | mmc@d800a000 { compatible = "wm,wm8505-sdhc"; reg = <0xd800a000 0x1000>; interrupts = <20>, <21>; clocks = <&sdhc>; bus-width = <4>; sdon-inverted; }; |