Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 215 216 217 218 219 220 221 222 223 224 225 226 227 228 229 230 231 232 233 234 235 236 237 238 239 240 241 242 243 244 245 246 247 248 249 250 251 252 253 254 255 256 257 258 259 260 261 262 263 264 265 266 267 268 269 270 271 272 273 274 275 276 277 278 279 280 281 282 283 284 285 286 287 288 289 290 291 292 293 294 295 296 297 298 299 300 301 302 303 304 305 306 307 308 309 310 311 312 313 314 315 316 317 318 319 320 321 322 323 324 325 326 327 328 329 330 331 332 333 334 335 336 337 338 339 340 341 342 343 344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 | # SPDX-License-Identifier: GPL-2.0 %YAML 1.2 --- $id: http://devicetree.org/schemas/mmc/mtk-sd.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: MTK MSDC Storage Host Controller maintainers: - Chaotian Jing <chaotian.jing@mediatek.com> - Wenbin Mei <wenbin.mei@mediatek.com> properties: compatible: oneOf: - enum: - mediatek,mt2701-mmc - mediatek,mt2712-mmc - mediatek,mt6779-mmc - mediatek,mt6795-mmc - mediatek,mt7620-mmc - mediatek,mt7622-mmc - mediatek,mt7986-mmc - mediatek,mt8135-mmc - mediatek,mt8173-mmc - mediatek,mt8183-mmc - mediatek,mt8516-mmc - items: - const: mediatek,mt7623-mmc - const: mediatek,mt2701-mmc - items: - enum: - mediatek,mt8186-mmc - mediatek,mt8188-mmc - mediatek,mt8192-mmc - mediatek,mt8195-mmc - mediatek,mt8365-mmc - const: mediatek,mt8183-mmc reg: minItems: 1 items: - description: base register (required). - description: top base register (required for MT8183). clocks: description: Should contain phandle for the clock feeding the MMC controller. minItems: 2 maxItems: 7 clock-names: minItems: 2 maxItems: 7 interrupts: description: Should at least contain MSDC GIC interrupt. To support SDIO in-band wakeup, an extended interrupt is required and be configured as wakeup source irq. minItems: 1 maxItems: 2 interrupt-names: items: - const: msdc - const: sdio_wakeup pinctrl-names: description: Should at least contain default and state_uhs. To support SDIO in-band wakeup, dat1 pin will be switched between GPIO mode and SDIO DAT1 mode, state_eint is mandatory in this scenario. minItems: 2 items: - const: default - const: state_uhs - const: state_eint pinctrl-0: description: should contain default/high speed pin ctrl. maxItems: 1 pinctrl-1: description: should contain uhs mode pin ctrl. maxItems: 1 pinctrl-2: description: should switch dat1 pin to GPIO mode. maxItems: 1 hs400-ds-delay: $ref: /schemas/types.yaml#/definitions/uint32 description: HS400 DS delay setting. minimum: 0 maximum: 0xffffffff mediatek,hs200-cmd-int-delay: $ref: /schemas/types.yaml#/definitions/uint32 description: HS200 command internal delay setting. This field has total 32 stages. The value is an integer from 0 to 31. minimum: 0 maximum: 31 mediatek,hs400-cmd-int-delay: $ref: /schemas/types.yaml#/definitions/uint32 description: HS400 command internal delay setting. This field has total 32 stages. The value is an integer from 0 to 31. minimum: 0 maximum: 31 mediatek,hs400-cmd-resp-sel-rising: $ref: /schemas/types.yaml#/definitions/flag description: HS400 command response sample selection. If present, HS400 command responses are sampled on rising edges. If not present, HS400 command responses are sampled on falling edges. mediatek,hs400-ds-dly3: $ref: /schemas/types.yaml#/definitions/uint32 description: Gear of the third delay line for DS for input data latch in data pad macro, there are 32 stages from 0 to 31. For different corner IC, the time is different about one step, it is about 100ps. The value is confirmed by doing scan and calibration to find a best value with corner IC and it is valid only for HS400 mode. minimum: 0 maximum: 31 mediatek,latch-ck: $ref: /schemas/types.yaml#/definitions/uint32 description: Some SoCs do not support enhance_rx, need set correct latch-ck to avoid data crc error caused by stop clock(fifo full) Valid range = [0:0x7]. if not present, default value is 0. applied to compatible "mediatek,mt2701-mmc". minimum: 0 maximum: 7 mediatek,tuning-step: $ref: /schemas/types.yaml#/definitions/uint32 description: Some SoCs need extend tuning step for better delay value to avoid CRC issue. If not present, default tuning step is 32. For eMMC and SD, this can yield satisfactory calibration results in most cases. enum: [32, 64] default: 32 resets: maxItems: 1 reset-names: const: hrst required: - compatible - reg - interrupts - clocks - clock-names - pinctrl-names - pinctrl-0 - pinctrl-1 - vmmc-supply - vqmmc-supply allOf: - $ref: mmc-controller.yaml# - if: properties: compatible: enum: - mediatek,mt2701-mmc - mediatek,mt6779-mmc - mediatek,mt6795-mmc - mediatek,mt7620-mmc - mediatek,mt7622-mmc - mediatek,mt7623-mmc - mediatek,mt8135-mmc - mediatek,mt8173-mmc - mediatek,mt8183-mmc - mediatek,mt8186-mmc - mediatek,mt8188-mmc - mediatek,mt8195-mmc - mediatek,mt8516-mmc then: properties: clocks: minItems: 2 items: - description: source clock - description: HCLK which used for host - description: independent source clock gate clock-names: minItems: 2 items: - const: source - const: hclk - const: source_cg - if: properties: compatible: contains: const: mediatek,mt2712-mmc then: properties: clocks: minItems: 3 items: - description: source clock - description: HCLK which used for host - description: independent source clock gate - description: bus clock used for internal register access (required for MSDC0/3). clock-names: minItems: 3 items: - const: source - const: hclk - const: source_cg - const: bus_clk - if: properties: compatible: contains: const: mediatek,mt8183-mmc then: properties: reg: minItems: 2 - if: properties: compatible: contains: enum: - mediatek,mt7986-mmc then: properties: clocks: minItems: 3 items: - description: source clock - description: HCLK which used for host - description: independent source clock gate - description: bus clock used for internal register access (required for MSDC0/3). - description: msdc subsys clock gate clock-names: minItems: 3 items: - const: source - const: hclk - const: source_cg - const: bus_clk - const: sys_cg - if: properties: compatible: enum: - mediatek,mt8186-mmc - mediatek,mt8188-mmc - mediatek,mt8195-mmc then: properties: clocks: items: - description: source clock - description: HCLK which used for host - description: independent source clock gate - description: crypto clock used for data encrypt/decrypt (optional) clock-names: items: - const: source - const: hclk - const: source_cg - const: crypto - if: properties: compatible: contains: const: mediatek,mt8192-mmc then: properties: clocks: items: - description: source clock - description: HCLK which used for host - description: independent source clock gate - description: msdc subsys clock gate - description: peripheral bus clock gate - description: AXI bus clock gate - description: AHB bus clock gate clock-names: items: - const: source - const: hclk - const: source_cg - const: sys_cg - const: pclk_cg - const: axi_cg - const: ahb_cg unevaluatedProperties: false examples: - | #include <dt-bindings/interrupt-controller/irq.h> #include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/clock/mt8173-clk.h> mmc0: mmc@11230000 { compatible = "mediatek,mt8173-mmc"; reg = <0x11230000 0x1000>; interrupts = <GIC_SPI 39 IRQ_TYPE_LEVEL_LOW>; vmmc-supply = <&mt6397_vemc_3v3_reg>; vqmmc-supply = <&mt6397_vio18_reg>; clocks = <&pericfg CLK_PERI_MSDC30_0>, <&topckgen CLK_TOP_MSDC50_0_H_SEL>; clock-names = "source", "hclk"; pinctrl-names = "default", "state_uhs"; pinctrl-0 = <&mmc0_pins_default>; pinctrl-1 = <&mmc0_pins_uhs>; assigned-clocks = <&topckgen CLK_TOP_MSDC50_0_SEL>; assigned-clock-parents = <&topckgen CLK_TOP_MSDCPLL_D2>; hs400-ds-delay = <0x14015>; mediatek,hs200-cmd-int-delay = <26>; mediatek,hs400-cmd-int-delay = <14>; mediatek,hs400-cmd-resp-sel-rising; }; mmc3: mmc@11260000 { compatible = "mediatek,mt8173-mmc"; reg = <0x11260000 0x1000>; clock-names = "source", "hclk"; clocks = <&pericfg CLK_PERI_MSDC30_3>, <&topckgen CLK_TOP_MSDC50_2_H_SEL>; interrupt-names = "msdc", "sdio_wakeup"; interrupts-extended = <&gic GIC_SPI 74 IRQ_TYPE_LEVEL_LOW 0>, <&pio 23 IRQ_TYPE_LEVEL_LOW>; pinctrl-names = "default", "state_uhs", "state_eint"; pinctrl-0 = <&mmc2_pins_default>; pinctrl-1 = <&mmc2_pins_uhs>; pinctrl-2 = <&mmc2_pins_eint>; bus-width = <4>; max-frequency = <200000000>; cap-sd-highspeed; sd-uhs-sdr104; keep-power-in-suspend; wakeup-source; cap-sdio-irq; no-mmc; no-sd; non-removable; vmmc-supply = <&sdio_fixed_3v3>; vqmmc-supply = <&mt6397_vgp3_reg>; mmc-pwrseq = <&wifi_pwrseq>; }; ... |