Documentation / devicetree / bindings / reset / xlnx,zynqmp-reset.yaml


Based on kernel version 6.11. Page generated on 2024-09-24 08:21 EST.

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54
# SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause
%YAML 1.2
---
$id: http://devicetree.org/schemas/reset/xlnx,zynqmp-reset.yaml#
$schema: http://devicetree.org/meta-schemas/core.yaml#

title: Zynq UltraScale+ MPSoC and Versal reset

maintainers:
  - Mubin Sayyed <mubin.sayyed@amd.com>
  - Radhey Shyam Pandey <radhey.shyam.pandey@amd.com>

description: |
  The Zynq UltraScale+ MPSoC and Versal has several different resets.
 
  The PS reset subsystem is responsible for handling the external reset
  input to the device and that all internal reset requirements are met
  for the system (as a whole) and for the functional units.
 
  Please also refer to reset.txt in this directory for common reset
  controller binding usage. Device nodes that need access to reset
  lines should specify them as a reset phandle in their corresponding
  node as specified in reset.txt.
 
  For list of all valid reset indices for Zynq UltraScale+ MPSoC
  <dt-bindings/reset/xlnx-zynqmp-resets.h>
 
  For list of all valid reset indices for Versal
  <dt-bindings/reset/xlnx-versal-resets.h>

properties:
  compatible:
    enum:
      - xlnx,zynqmp-reset
      - xlnx,versal-reset
      - xlnx,versal-net-reset
 
  "#reset-cells":
    const: 1

required:
  - compatible
  - "#reset-cells"

additionalProperties: false

examples:
  - |
    zynqmp_reset: reset-controller {
        compatible = "xlnx,zynqmp-reset";
        #reset-cells = <1>;
    };
 
...