Based on kernel version 6.18. Page generated on 2025-12-02 09:03 EST.
| 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/memory-controllers/starfive,jh7110-dmc.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: StarFive JH7110 DMC maintainers: - E Shattow <e@freeshell.de> description: JH7110 DDR external memory interface LPDDR4/DDR4/DDR3/LPDDR3 32-bit at 2133Mbps (up to 2800Mbps). properties: compatible: items: - const: starfive,jh7110-dmc reg: items: - description: controller registers - description: phy registers clocks: maxItems: 1 clock-names: items: - const: pll resets: items: - description: axi - description: osc - description: apb reset-names: items: - const: axi - const: osc - const: apb required: - compatible - reg - clocks - clock-names - resets - reset-names additionalProperties: false examples: - | #include <dt-bindings/clock/starfive,jh7110-crg.h> #include <dt-bindings/reset/starfive,jh7110-crg.h> soc { #address-cells = <2>; #size-cells = <2>; memory-controller@15700000 { compatible = "starfive,jh7110-dmc"; reg = <0x0 0x15700000 0x0 0x10000>, <0x0 0x13000000 0x0 0x10000>; clocks = <&syscrg JH7110_PLLCLK_PLL1_OUT>; clock-names = "pll"; resets = <&syscrg JH7110_SYSRST_DDR_AXI>, <&syscrg JH7110_SYSRST_DDR_OSC>, <&syscrg JH7110_SYSRST_DDR_APB>; reset-names = "axi", "osc", "apb"; }; }; |