Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/rtc/xlnx,zynqmp-rtc.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Xilinx Zynq Ultrascale+ MPSoC Real Time Clock description: RTC controller for the Xilinx Zynq MPSoC Real Time Clock. The RTC controller has separate IRQ lines for seconds and alarm. maintainers: - Michal Simek <michal.simek@amd.com> allOf: - $ref: rtc.yaml# properties: compatible: oneOf: - const: xlnx,zynqmp-rtc - items: - enum: - xlnx,versal-rtc - xlnx,versal-net-rtc - const: xlnx,zynqmp-rtc reg: maxItems: 1 clocks: maxItems: 1 clock-names: items: - const: rtc interrupts: maxItems: 2 interrupt-names: items: - const: alarm - const: sec calibration: description: | calibration value for 1 sec period which will be programmed directly to calibration register. $ref: /schemas/types.yaml#/definitions/uint32 minimum: 0x1 maximum: 0x1FFFFF default: 0x198233 deprecated: true power-domains: maxItems: 1 required: - compatible - reg - interrupts - interrupt-names additionalProperties: false examples: - | soc { #address-cells = <2>; #size-cells = <2>; rtc: rtc@ffa60000 { compatible = "xlnx,zynqmp-rtc"; reg = <0x0 0xffa60000 0x0 0x100>; interrupt-parent = <&gic>; interrupts = <0 26 4>, <0 27 4>; interrupt-names = "alarm", "sec"; calibration = <0x198233>; clock-names = "rtc"; clocks = <&rtc_clk>; }; }; |