Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 | # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/i2c/cdns,i2c-r1p10.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Cadence I2C controller maintainers: - Michal Simek <michal.simek@amd.com> allOf: - $ref: /schemas/i2c/i2c-controller.yaml# properties: compatible: enum: - cdns,i2c-r1p10 # cadence i2c controller version 1.0 - cdns,i2c-r1p14 # cadence i2c controller version 1.4 reg: maxItems: 1 clocks: minItems: 1 resets: maxItems: 1 interrupts: maxItems: 1 clock-frequency: minimum: 1 maximum: 400000 description: | Desired operating frequency, in Hz, of the bus. clock-name: const: pclk description: | Input clock name. fifo-depth: description: Size of the data FIFO in bytes. $ref: /schemas/types.yaml#/definitions/uint32 default: 16 enum: [2, 4, 8, 16, 32, 64, 128, 256] power-domains: maxItems: 1 required: - compatible - reg - clocks - interrupts unevaluatedProperties: false examples: - | #include <dt-bindings/interrupt-controller/arm-gic.h> i2c@e0004000 { compatible = "cdns,i2c-r1p10"; clocks = <&clkc 38>; resets = <&rstc 288>; interrupts = <GIC_SPI 25 IRQ_TYPE_LEVEL_HIGH>; reg = <0xe0004000 0x1000>; clock-frequency = <400000>; #address-cells = <1>; #size-cells = <0>; fifo-depth = <8>; }; |