Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 | # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) # Copyright 2020 BayLibre, SAS %YAML 1.2 --- $id: http://devicetree.org/schemas/display/amlogic,meson-g12a-dw-mipi-dsi.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Amlogic specific extensions to the Synopsys Designware MIPI DSI Host Controller maintainers: - Neil Armstrong <neil.armstrong@linaro.org> description: | The Amlogic Meson Synopsys Designware Integration is composed of - A Synopsys DesignWare MIPI DSI Host Controller IP - A TOP control block controlling the Clocks & Resets of the IP allOf: - $ref: dsi-controller.yaml# properties: compatible: enum: - amlogic,meson-g12a-dw-mipi-dsi reg: maxItems: 1 clocks: minItems: 3 maxItems: 4 clock-names: minItems: 3 items: - const: pclk - const: bit - const: px - const: meas resets: maxItems: 1 reset-names: items: - const: top phys: maxItems: 1 phy-names: items: - const: dphy ports: $ref: /schemas/graph.yaml#/properties/ports properties: port@0: $ref: /schemas/graph.yaml#/properties/port description: Input node to receive pixel data. port@1: $ref: /schemas/graph.yaml#/properties/port description: DSI output node to panel. required: - port@0 - port@1 required: - compatible - reg - clocks - clock-names - resets - reset-names - phys - phy-names - ports unevaluatedProperties: false examples: - | dsi@6000 { compatible = "amlogic,meson-g12a-dw-mipi-dsi"; reg = <0x6000 0x400>; resets = <&reset_top>; reset-names = "top"; clocks = <&clk_pclk>, <&bit_clk>, <&clk_px>; clock-names = "pclk", "bit", "px"; phys = <&mipi_dphy>; phy-names = "dphy"; ports { #address-cells = <1>; #size-cells = <0>; /* VPU VENC Input */ mipi_dsi_venc_port: port@0 { reg = <0>; mipi_dsi_in: endpoint { remote-endpoint = <&dpi_out>; }; }; /* DSI Output */ mipi_dsi_panel_port: port@1 { reg = <1>; mipi_out_panel: endpoint { remote-endpoint = <&mipi_in_panel>; }; }; }; }; |