Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 | # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause %YAML 1.2 --- $id: http://devicetree.org/schemas/perf/starfive,jh8100-starlink-pmu.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: StarFive JH8100 StarLink PMU maintainers: - Ji Sheng Teoh <jisheng.teoh@starfivetech.com> description: StarFive's JH8100 StarLink PMU integrates one or more CPU cores with a shared L3 memory system. The PMU support overflow interrupt, up to 16 programmable 64bit event counters, and an independent 64bit cycle counter. StarFive's JH8100 StarLink PMU is accessed via MMIO. properties: compatible: const: starfive,jh8100-starlink-pmu reg: maxItems: 1 interrupts: maxItems: 1 required: - compatible - reg - interrupts additionalProperties: false examples: - | soc { #address-cells = <2>; #size-cells = <2>; pmu@12900000 { compatible = "starfive,jh8100-starlink-pmu"; reg = <0x0 0x12900000 0x0 0x10000>; interrupts = <34>; }; }; |