Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/ata/snps,dwc-ahci-common.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Synopsys DWC AHCI SATA controller properties maintainers: - Serge Semin <fancer.lancer@gmail.com> description: This document defines device tree schema for the generic Synopsys DWC AHCI controller properties. select: false allOf: - $ref: ahci-common.yaml# properties: reg: maxItems: 1 interrupts: maxItems: 1 clocks: description: Basic DWC AHCI SATA clock sources like application AXI/AHB BIU clock, PM-alive clock, RxOOB detection clock, embedded PHYs reference (Rx/Tx) clock, etc. minItems: 1 maxItems: 6 clock-names: minItems: 1 maxItems: 6 items: oneOf: - description: Application APB/AHB/AXI BIU clock enum: - pclk - aclk - hclk - sata - description: Power Module keep-alive clock const: pmalive - description: RxOOB detection clock const: rxoob - description: PHY Transmit Clock const: asic - description: PHY Receive Clock const: rbc - description: SATA Ports reference clock const: ref resets: description: At least basic application and reference clock domains resets are normally supported by the DWC AHCI SATA controller. minItems: 1 maxItems: 4 reset-names: minItems: 1 maxItems: 4 items: oneOf: - description: Application AHB/AXI BIU clock domain reset control enum: - arst - hrst - description: Power Module keep-alive clock domain reset control const: pmalive - description: RxOOB detection clock domain reset control const: rxoob - description: Reference clock domain reset control const: ref patternProperties: "^sata-port@[0-9a-e]$": $ref: '#/$defs/dwc-ahci-port' additionalProperties: true $defs: dwc-ahci-port: $ref: /schemas/ata/ahci-common.yaml#/$defs/ahci-port properties: reg: minimum: 0 maximum: 7 snps,tx-ts-max: $ref: /schemas/types.yaml#/definitions/uint32 description: Maximal size of Tx DMA transactions in FIFO words enum: [ 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, 1024 ] snps,rx-ts-max: $ref: /schemas/types.yaml#/definitions/uint32 description: Maximal size of Rx DMA transactions in FIFO words enum: [ 1, 2, 4, 8, 16, 32, 64, 128, 256, 512, 1024 ] ... |