Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 | # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause %YAML 1.2 --- $id: http://devicetree.org/schemas/arm/arm,coresight-tmc.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Arm CoreSight Trace Memory Controller maintainers: - Mathieu Poirier <mathieu.poirier@linaro.org> - Mike Leach <mike.leach@linaro.org> - Leo Yan <leo.yan@linaro.org> - Suzuki K Poulose <suzuki.poulose@arm.com> description: | CoreSight components are compliant with the ARM CoreSight architecture specification and can be connected in various topologies to suit a particular SoCs tracing needs. These trace components can generally be classified as sinks, links and sources. Trace data produced by one or more sources flows through the intermediate links connecting the source to the currently selected sink. Trace Memory Controller is used for Embedded Trace Buffer(ETB), Embedded Trace FIFO(ETF) and Embedded Trace Router(ETR) configurations. The configuration mode (ETB, ETF, ETR) is discovered at boot time when the device is probed. # Need a custom select here or 'arm,primecell' will match on lots of nodes select: properties: compatible: contains: const: arm,coresight-tmc required: - compatible allOf: - $ref: /schemas/arm/primecell.yaml# properties: compatible: items: - const: arm,coresight-tmc - const: arm,primecell reg: maxItems: 1 clocks: minItems: 1 maxItems: 2 clock-names: minItems: 1 items: - const: apb_pclk - const: atclk iommus: maxItems: 1 power-domains: maxItems: 1 arm,buffer-size: $ref: /schemas/types.yaml#/definitions/uint32 deprecated: true description: Size of contiguous buffer space for TMC ETR (embedded trace router). The buffer size can be configured dynamically via buffer_size property in sysfs instead. arm,scatter-gather: type: boolean description: Indicates that the TMC-ETR can safely use the SG mode on this system. arm,max-burst-size: description: The maximum burst size initiated by TMC on the AXI master interface. The burst size can be in the range [0..15], the setting supports one data transfer per burst up to a maximum of 16 data transfers per burst. $ref: /schemas/types.yaml#/definitions/uint32 maximum: 15 in-ports: $ref: /schemas/graph.yaml#/properties/ports additionalProperties: false properties: port: description: Input connection from the CoreSight Trace bus. $ref: /schemas/graph.yaml#/properties/port out-ports: $ref: /schemas/graph.yaml#/properties/ports additionalProperties: false properties: port: description: AXI or ATB Master output connection. Used for ETR and ETF configurations. $ref: /schemas/graph.yaml#/properties/port required: - compatible - reg - clocks - clock-names - in-ports unevaluatedProperties: false examples: - | etr@20070000 { compatible = "arm,coresight-tmc", "arm,primecell"; reg = <0x20070000 0x1000>; clocks = <&oscclk6a>; clock-names = "apb_pclk"; in-ports { port { etr_in_port: endpoint { remote-endpoint = <&replicator2_out_port0>; }; }; }; out-ports { port { etr_out_port: endpoint { remote-endpoint = <&catu_in_port>; }; }; }; }; ... |