Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 | # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause %YAML 1.2 --- $id: http://devicetree.org/schemas/display/msm/qcom,sm6115-dpu.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Qualcomm Display DPU on SM6115 maintainers: - Dmitry Baryshkov <dmitry.baryshkov@linaro.org> $ref: /schemas/display/msm/dpu-common.yaml# properties: compatible: const: qcom,sm6115-dpu reg: items: - description: MDP register set - description: VBIF register set reg-names: items: - const: mdp - const: vbif clocks: items: - description: Display AXI - description: Display AHB - description: Display core - description: Display lut - description: Display rotator - description: Display vsync clock-names: items: - const: bus - const: iface - const: core - const: lut - const: rot - const: vsync required: - compatible - reg - reg-names - clocks - clock-names unevaluatedProperties: false examples: - | #include <dt-bindings/clock/qcom,sm6115-dispcc.h> #include <dt-bindings/clock/qcom,gcc-sm6115.h> #include <dt-bindings/power/qcom-rpmpd.h> display-controller@5e01000 { compatible = "qcom,sm6115-dpu"; reg = <0x05e01000 0x8f000>, <0x05eb0000 0x2008>; reg-names = "mdp", "vbif"; clocks = <&gcc GCC_DISP_HF_AXI_CLK>, <&dispcc DISP_CC_MDSS_AHB_CLK>, <&dispcc DISP_CC_MDSS_MDP_CLK>, <&dispcc DISP_CC_MDSS_MDP_LUT_CLK>, <&dispcc DISP_CC_MDSS_ROT_CLK>, <&dispcc DISP_CC_MDSS_VSYNC_CLK>; clock-names = "bus", "iface", "core", "lut", "rot", "vsync"; operating-points-v2 = <&mdp_opp_table>; power-domains = <&rpmpd SM6115_VDDCX>; interrupt-parent = <&mdss>; interrupts = <0>; ports { #address-cells = <1>; #size-cells = <0>; port@0 { reg = <0>; endpoint { remote-endpoint = <&dsi0_in>; }; }; }; }; ... |