Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) # Copyright (C) 2020 BAIKAL ELECTRONICS, JSC %YAML 1.2 --- $id: http://devicetree.org/schemas/bus/baikal,bt1-axi.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Baikal-T1 AXI-bus maintainers: - Serge Semin <fancer.lancer@gmail.com> description: | AXI3-bus is the main communication bus of Baikal-T1 SoC connecting all high-speed peripheral IP-cores with RAM controller and with MIPS P5600 cores. Traffic arbitration is done by means of DW AXI Interconnect (so called AXI Main Interconnect) routing IO requests from one block to another: from CPU to SoC peripherals and between some SoC peripherals (mostly between peripheral devices and RAM, but also between DMA and some peripherals). In case of any protocol error, device not responding an IRQ is raised and a faulty situation is reported to the AXI EHB (Errors Handler Block) embedded on top of the DW AXI Interconnect and accessible by means of the Baikal-T1 System Controller. allOf: - $ref: /schemas/simple-bus.yaml# properties: compatible: contains: const: baikal,bt1-axi reg: minItems: 1 items: - description: Synopsys DesignWare AXI Interconnect QoS registers - description: AXI EHB MMIO system controller registers reg-names: minItems: 1 items: - const: qos - const: ehb '#interconnect-cells': const: 1 syscon: $ref: /schemas/types.yaml#/definitions/phandle description: Phandle to the Baikal-T1 System Controller DT node interrupts: maxItems: 1 clocks: items: - description: Main Interconnect uplink reference clock clock-names: items: - const: aclk resets: items: - description: Main Interconnect reset line reset-names: items: - const: arst unevaluatedProperties: false required: - compatible - reg - reg-names - syscon - interrupts - clocks - clock-names examples: - | #include <dt-bindings/interrupt-controller/mips-gic.h> bus@1f05a000 { compatible = "baikal,bt1-axi", "simple-bus"; reg = <0x1f05a000 0x1000>, <0x1f04d110 0x8>; reg-names = "qos", "ehb"; #address-cells = <1>; #size-cells = <1>; #interconnect-cells = <1>; syscon = <&syscon>; ranges; interrupts = <GIC_SHARED 127 IRQ_TYPE_LEVEL_HIGH>; clocks = <&ccu_axi 0>; clock-names = "aclk"; resets = <&ccu_axi 0>; reset-names = "arst"; }; ... |