Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 | # SPDX-License-Identifier: GPL-2.0-only OR BSD-2-Clause %YAML 1.2 --- $id: http://devicetree.org/schemas/cpufreq/apple,cluster-cpufreq.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Apple SoC cluster cpufreq device maintainers: - Hector Martin <marcan@marcan.st> description: | Apple SoCs (e.g. M1) have a per-cpu-cluster DVFS controller that is part of the cluster management register block. This binding uses the standard operating-points-v2 table to define the CPU performance states, with the opp-level property specifying the hardware p-state index for that level. properties: compatible: oneOf: - items: - enum: - apple,t8103-cluster-cpufreq - apple,t8112-cluster-cpufreq - const: apple,cluster-cpufreq - items: - const: apple,t6000-cluster-cpufreq - const: apple,t8103-cluster-cpufreq - const: apple,cluster-cpufreq reg: maxItems: 1 '#performance-domain-cells': const: 0 required: - compatible - reg - '#performance-domain-cells' additionalProperties: false examples: - | // This example shows a single CPU per domain and 2 domains, // with two p-states per domain. // Shipping hardware has 2-4 CPUs per domain and 2-6 domains. cpus { #address-cells = <2>; #size-cells = <0>; cpu@0 { compatible = "apple,icestorm"; device_type = "cpu"; reg = <0x0 0x0>; operating-points-v2 = <&ecluster_opp>; performance-domains = <&cpufreq_e>; }; cpu@10100 { compatible = "apple,firestorm"; device_type = "cpu"; reg = <0x0 0x10100>; operating-points-v2 = <&pcluster_opp>; performance-domains = <&cpufreq_p>; }; }; ecluster_opp: opp-table-0 { compatible = "operating-points-v2"; opp-shared; opp01 { opp-hz = /bits/ 64 <600000000>; opp-level = <1>; clock-latency-ns = <7500>; }; opp02 { opp-hz = /bits/ 64 <972000000>; opp-level = <2>; clock-latency-ns = <22000>; }; }; pcluster_opp: opp-table-1 { compatible = "operating-points-v2"; opp-shared; opp01 { opp-hz = /bits/ 64 <600000000>; opp-level = <1>; clock-latency-ns = <8000>; }; opp02 { opp-hz = /bits/ 64 <828000000>; opp-level = <2>; clock-latency-ns = <19000>; }; }; soc { #address-cells = <2>; #size-cells = <2>; cpufreq_e: performance-controller@210e20000 { compatible = "apple,t8103-cluster-cpufreq", "apple,cluster-cpufreq"; reg = <0x2 0x10e20000 0 0x1000>; #performance-domain-cells = <0>; }; cpufreq_p: performance-controller@211e20000 { compatible = "apple,t8103-cluster-cpufreq", "apple,cluster-cpufreq"; reg = <0x2 0x11e20000 0 0x1000>; #performance-domain-cells = <0>; }; }; |