Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 100 101 102 103 104 105 106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143 144 145 146 147 148 149 150 151 152 153 154 155 156 157 158 159 160 161 162 163 164 165 166 167 168 169 170 171 172 173 174 175 176 177 178 179 180 181 182 183 184 185 186 187 188 189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206 207 208 209 210 211 212 213 214 | # SPDX-License-Identifier: (GPL-2.0 OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/soc/microchip/atmel,at91rm9200-tcb.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: Atmel Timer Counter Block maintainers: - Alexandre Belloni <alexandre.belloni@bootlin.com> description: | The Atmel (now Microchip) SoCs have timers named Timer Counter Block. Each timer has three channels with two counters each. properties: compatible: items: - enum: - atmel,at91rm9200-tcb - atmel,at91sam9x5-tcb - atmel,sama5d2-tcb - const: simple-mfd - const: syscon reg: maxItems: 1 interrupts: description: List of interrupts. One interrupt per TCB channel if available or one interrupt for the TC block minItems: 1 maxItems: 3 clock-names: description: List of clock names. Always includes t0_clk and slow clk. Also includes t1_clk and t2_clk if a clock per channel is available. minItems: 2 maxItems: 4 clocks: minItems: 2 maxItems: 4 '#address-cells': const: 1 '#size-cells': const: 0 patternProperties: "^timer@[0-2]$": description: The timer block channels that are used as timers or counters. type: object additionalProperties: false properties: compatible: items: - enum: - atmel,tcb-timer - atmel,tcb-pwm - microchip,tcb-capture reg: description: List of channels to use for this particular timer. In Microchip TCB capture mode channels are registered as a counter devices, for the qdec mode TCB0's channel <0> and <1> are required. minItems: 1 maxItems: 3 required: - compatible - reg "^pwm@[0-2]$": description: The timer block channels that are used as PWMs. $ref: /schemas/pwm/pwm.yaml# type: object properties: compatible: const: atmel,tcb-pwm reg: description: TCB channel to use for this PWM. enum: [ 0, 1, 2 ] "#pwm-cells": description: The only third cell flag supported by this binding is PWM_POLARITY_INVERTED. const: 3 required: - compatible - reg - "#pwm-cells" additionalProperties: false allOf: - if: properties: compatible: contains: const: atmel,sama5d2-tcb then: properties: clocks: minItems: 3 maxItems: 3 clock-names: items: - const: t0_clk - const: gclk - const: slow_clk else: properties: clocks: minItems: 2 maxItems: 4 clock-names: oneOf: - items: - const: t0_clk - const: slow_clk - items: - const: t0_clk - const: t1_clk - const: t2_clk - const: slow_clk required: - compatible - reg - interrupts - clocks - clock-names - '#address-cells' - '#size-cells' additionalProperties: false examples: - | /* One interrupt per TC block: */ tcb0: timer@fff7c000 { compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon"; #address-cells = <1>; #size-cells = <0>; reg = <0xfff7c000 0x100>; interrupts = <18 4>; clocks = <&tcb0_clk>, <&clk32k>; clock-names = "t0_clk", "slow_clk"; timer@0 { compatible = "atmel,tcb-timer"; reg = <0>, <1>; }; timer@2 { compatible = "atmel,tcb-timer"; reg = <2>; }; }; /* One interrupt per TC channel in a TC block: */ tcb1: timer@fffdc000 { compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon"; #address-cells = <1>; #size-cells = <0>; reg = <0xfffdc000 0x100>; interrupts = <26 4>, <27 4>, <28 4>; clocks = <&tcb1_clk>, <&clk32k>; clock-names = "t0_clk", "slow_clk"; timer@0 { compatible = "atmel,tcb-timer"; reg = <0>; }; timer@1 { compatible = "atmel,tcb-timer"; reg = <1>; }; pwm@2 { compatible = "atmel,tcb-pwm"; reg = <2>; #pwm-cells = <3>; }; }; /* TCB0 Capture with QDEC: */ timer@f800c000 { compatible = "atmel,at91rm9200-tcb", "simple-mfd", "syscon"; #address-cells = <1>; #size-cells = <0>; reg = <0xfff7c000 0x100>; interrupts = <18 4>; clocks = <&tcb0_clk>, <&clk32k>; clock-names = "t0_clk", "slow_clk"; timer@0 { compatible = "microchip,tcb-capture"; reg = <0>, <1>; }; timer@2 { compatible = "atmel,tcb-timer"; reg = <2>; }; }; |