Based on kernel version 6.11
. Page generated on 2024-09-24 08:21 EST
.
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32 33 34 35 36 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 64 65 66 67 68 69 70 71 72 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 | # SPDX-License-Identifier: (GPL-2.0-only OR BSD-2-Clause) %YAML 1.2 --- $id: http://devicetree.org/schemas/crypto/st,stm32-hash.yaml# $schema: http://devicetree.org/meta-schemas/core.yaml# title: STMicroelectronics STM32 HASH description: The STM32 HASH block is built on the HASH block found in the STn8820 SoC introduced in 2007, and subsequently used in the U8500 SoC in 2010. maintainers: - Lionel Debieve <lionel.debieve@foss.st.com> properties: compatible: enum: - st,stn8820-hash - stericsson,ux500-hash - st,stm32f456-hash - st,stm32f756-hash - st,stm32mp13-hash reg: maxItems: 1 clocks: maxItems: 1 interrupts: maxItems: 1 resets: maxItems: 1 dmas: maxItems: 1 dma-names: items: - const: in dma-maxburst: description: Set number of maximum dma burst supported $ref: /schemas/types.yaml#/definitions/uint32 minimum: 0 maximum: 2 default: 0 power-domains: maxItems: 1 access-controllers: minItems: 1 maxItems: 2 required: - compatible - reg - clocks allOf: - if: properties: compatible: items: const: stericsson,ux500-hash then: properties: interrupts: false else: required: - interrupts additionalProperties: false examples: - | #include <dt-bindings/interrupt-controller/arm-gic.h> #include <dt-bindings/clock/stm32mp1-clks.h> #include <dt-bindings/reset/stm32mp1-resets.h> hash@54002000 { compatible = "st,stm32f756-hash"; reg = <0x54002000 0x400>; interrupts = <GIC_SPI 80 IRQ_TYPE_LEVEL_HIGH>; clocks = <&rcc HASH1>; resets = <&rcc HASH1_R>; dmas = <&mdma1 31 0x10 0x1000A02 0x0 0x0>; dma-names = "in"; dma-maxburst = <2>; }; ... |